



CS2200 Systems and Networks Spring 2022

Lecture 15: Virtual Memory

Alexandros (Alex) Daglis School of Computer Science Georgia Institute of Technology adaglis@gatech.edu

Lecture slides adapted from Bill Leahy and Charles Lively of Georgia Tech

#### Today's Agenda

- Wrapping up Chapter 6 Scheduling
- Starting Part II Memory System
  - Chapters 7,8

#### Who does what in the OS



# Scheduler: run scheduling algorithm get head of ready queue; set timer; save context in PCB; restore context from PCB at head of ready list; return

#### Timer interrupt handler:

mark PCB as timer expired; call the scheduler & then return from interrupt;

#### I/O request trap:

initiate I/O operation; move PCB to I/O queue and mark as waiting; call the scheduler & then return from interrupt;

#### I/O completion interrupt handler:

mark I/O buffer completed; move PCB of I/O completed process to ready queue; call the scheduler & then return from interrupt;

#### Process termination trap handler:

mark PCB as Halted and freeable; call the scheduler & then return from interrupt;

#### Our Example Program

Assume our test program is written in the following way

```
main() {
    while (more data) {
       read(); // Read case in from a file
       calc(); // Do a complicated calculation
       write();// Write the results to a file
    }
}
```

Now let's run five copies of it...

#### Process structures



#### An example using the previous diagram

- Last process to run was P2
- P2's interrupt handler marked P4's I/O complete since that is the I/O that was pending on the interrupting device
- That puts P4 back on the ready list (and off the I/O list)
- P2's interrupt handler calls the scheduler
  - The winner is P4
    - Remember: P4's return to the ready list was caused by the I/O complete interrupt that P2 took
  - Leave P2 on the ready list & adjust its quantum to reflect the CPU time it's used
  - Save the processor state in P2's PCB
  - Complete the context switch to P4 by loading state from P4's PCB
  - Return using the currently loaded state (i.e. return to P4)

#### Let's do the example again

- Foreshadowing chapter 7:
  - With demand paging memory management, when a user program references a part (page) of the program that's not resident in physical memory,
    - The hardware causes a page-fault trap
    - The operating system treats a page-fault trap as a request to read in the faulting page from disk,
    - Then change the memory map to reflect the newly-resident page,
    - and reissue the instruction that page-faulted
- Pay close attention to the slight-of-hand that switches us from P2 to P4
- We start the example with P2 running its calculations in user state

# Process example in detail!































# On context switch, the scheduler saves the volatile state of the current process in

- A. The system stack
- B. The PCB for that process
- C. The user stack
- D. The heap space of the process

# Memory Management

#### So far

| Software                                    | Hardware                                                        |
|---------------------------------------------|-----------------------------------------------------------------|
| High level language + compiler + linker     | ISA, addressing modes, stack, registers                         |
| Program discontinuities (INT handler in OS) | Interrupt support, processor implementation (simple + pipeline) |
| OS process scheduler + loader               | Process as an abstraction, context switching                    |
| OS memory management                        | Hardware support for memory management                          |

# A "small" laptop's workload



# Goals of memory management

#### What functionalities do we want to provide?

- Improved resource utilization
- Independence and protection
- Liberation from resource limitations
- Sharing of memory by concurrent processes
- So far there's no hardware in the LC-2200 to "manage" memory

# Nothing in LC-2200 to manage memory



## What's missing in LC-2200?



- Nothing to protect the OS, P2, and P3 from P1
- No way to move PI it knows where it is loaded in memory
- Can't run more processes than we have memory for
- Memory use is exclusive to a process

#### To manage memory...



#### Simple management

- One user process at a time
- Separation needed between OS and user program



## Multiprogrammed OS

 Separation of address space for each process **Memory** Low Kernel **P1** Lower bound **Upper bound**  $LB_{P1}$  $UB_{P1}$ **CPU CPU Memory Address** Ν **Address** P1 is running **P2** Trap **Trap** Hardware mechanism Pn High (new registers: LB, UB)

#### Multiprogrammed OS

 Separation of address space for each process **Memory** Low Kernel **P1** Lower bound **Upper bound**  $LB_{P2}$  $UB_{P2}$ **CPU CPU Memory Address** Ν **Address** P2 is running **P2** Trap Trap Hardware mechanism Pn High (new registers: LB, UB)



#### What needs to happen...

...to ensure that LB and UB correspond to the currently running process?

- A. Restore LB and UB to the system stack
- B. Restore LB and UB to values defined in the source code file
- C. Restore LB and UB to values in the PCB
- D. Calculate LB and UB from the process-id

#### PCB

```
state type {new, ready, running,
enum
                  waiting, halted);
typedef struct control block type {
 enum state type state;
 address PC;
 int reg file[NUMREGS];
 struct control block *next pcb;
 int priority;
 address memory_footprint; ????
} control block;
```

#### PCB

```
enum state_type {new, ready, running,
                   waiting, halted);
typedef struct control block type {
  enum state type state;
  address PC;
  int reg file[NUMREGS];
  struct control block *next pcb;
  int priority;
  address LB;
  address UB;
  ...
} control block;
```

## "Management" by the OS

- At link time
  - Linker determines address range used
  - Place P1 in memory
  - Set LB and UB in the PCB
- At context switch time (dispatcher)
  - Load LB and UB from the PCB into the new CPU registers



## Limits of "bounds register" mechanism?

- Relocation isn't possible
- Swapping in is a problem



## Limits of "bounds register" mechanism?

- Relocation isn't possible
- Swapping in is a problem



## Limits of "bounds register" mechanism?

- Relocation isn't possible
- Swapping in is a problem



- ✓ We need to bring P1 back into memory
- ✓ Where?
- ✓ We have an empty spot...
- ✓ Will this work?

## Can an LC-2200 process "take root"?

- All our addresses are hardcoded
  - In process P1, what about
    - LEA
    - JALR
- When do we lock-in memory addresses?
  - At link time 
     static relocation
  - PI can only be in memory between 1000 & 2000
  - That gives us poor memory utilization
  - i.e. not dynamically relocatable
- So the program isn't going to work after swap-in

## Can we make P1 dynamically relocatable?

- Don't hard code addresses in executable
- Set memory bounds at load time rather than link time
- This implies making all addresses relative to some base register or the PC
- But memory addresses get saved in registers
  - Where can they go from there?
  - Can we find them so we can fix them?
  - This is why we'd say the LC-2200 code is **not relocatable**
  - You can't move LC-2200 code once it's started to run

## But there's a hardware solution...

Memory Dynamically relocatable multiprogrammed OS Low **Kernel** 3000 **P1** Base Limit 4000 BASE<sub>P1</sub> LIMIT<sub>P1</sub> **CPU** CPU Memory **Address Address** P1 is running **P2 Trap** Hardware mechanism Pn High (new registers: BASE, LIMIT)

## But there's a hardware solution...

Memory Dynamically relocatable multiprogrammed OS Low **Kernel** 3000 **P1** Base Limit 4000 LIMIT<sub>P2</sub> BASE<sub>P2</sub> **CPU** CPU Memory **Address Address** P2 is 12000 running **P2 Trap** 13000 Hardware mechanism Pn High (new registers: BASE, LIMIT)

## $\mathsf{PCB}$

```
enum state_type {new, ready, running,
                         waiting,
 halted};
typedef struct control block type {
 enum state type state;
 address PC;
  int reg file[NUMREGS];
  struct control block *next pcb;
  int priority;
  address memory footprint; ????
} control block;
```

### PCB

```
enum state_type {new, ready, running,
                         waiting,
 halted};
typedef struct control block type {
 enum state type state;
 address PC;
 int reg_file[NUMREGS];
  struct control block *next pcb;
  int priority;
 address BASE;
 address LIMIT;
} control block;
```

## The last example with BASE + LIMIT

- Now all of P1 and P2's addresses are relative to zero
- This is our first instance of a **virtual address** where the process sees memory addresses different from the physical addresses we've been working with so far!



## The last example with BASE + LIMIT

- Now all of P1 and P2's addresses are relative to zero
- This is our first instance of a **virtual address** where the process sees memory addresses different from the physical addresses we've been working with so far!



## The last example with BASE + LIMIT

- Now all of P1 and P2's addresses are relative to zero
- This is our first instance of a **virtual address** where the process sees memory addresses different from the physical addresses we've been working with so far!



- ✓ We need to bring P1 back into memory.
- ✓ Where?
- ✓ We have an empty spot...
- ✓ Will this work?
- ✓ It will if we set BASE & LIMIT to 2000 & 3000



# To support dynamic relocation on the LC-2200, we would need...

- A. Fence register
- B. Base + Limit registers
- C. Bounds registers
- D. LC-2200 works just fine as it is

## Recap

| Hardware              | Software           |  |
|-----------------------|--------------------|--|
| Fence register        | User/kernel split  |  |
| Bounds register       | Static relocation  |  |
| Base + limit register | Dynamic relocation |  |

#### Next

Allocation policies

Paging

## Memory allocation by OS

- Fixed size partition
- Variable size partition
- Both use the hardware base + limit registers

## Fixed size partitions

#### OS memory manager allocation table

| Occupied bit | Partition Size | Process |
|--------------|----------------|---------|
| 0            | 5K             |         |
| 0            | 8K             |         |

#### memory

5K 8K

## PI needs 6K of memory

#### **Allocation table**

| Occupied bit | Partition Size | Process |
|--------------|----------------|---------|
| 0            | 5K             |         |
| 1            | 8K             | P1      |

#### **Memory**

5K

6K

2K

## PI needs 6K of memory



## Internal fragmentation



## Another process needs 6K memory



## External fragmentation

Consider P3 that needs 4K of memory
Is it possible to allocate?
Memory is available, but not contiguous

Memory

| Allocation table |                |         | _ | 1K |
|------------------|----------------|---------|---|----|
| Occupied bit     | Partition Size | Process |   | 2K |
| 1                | 1K             | P1      |   |    |
| 0                | 2K             |         |   | 3K |
| 1                | 3K             | P2      |   |    |
| 0                | 2K             |         |   | 2K |

External fragmentation

=  $\sum$  All non-contiguous free memory partitions And we have 4K of non-continuous memory here Which gives us 4K of **external fragmentation** 

## Fragmentation

- Internal fragmentation
  - Size of partition actual memory used
- External fragmentation
  - $\sum$  All non-contiguous free partitions

## Fixed size partition memory management

#### Pros

Simplicity

#### Cons

- Fragmentation
  - Internal
  - External



## Total internal fragmentation is...

#### **Memory**

#### **Allocation table**

| Occupied bit | Partition Size | Process      |
|--------------|----------------|--------------|
| 1            | 5K             | P2 (need 2k) |
| 1            | 8K             | P1 (need 6K) |



A. 2K

B. 3K

C. 5K

D. 8K



## Total external fragmentation is...

#### **Memory**

#### Allocation table

| Occupied bit | Partition Size | Process      |
|--------------|----------------|--------------|
| 1            | 5K             | P2 (need 2k) |
| 1            | 8K             | P1 (need 6K) |

2K 3K 6K

2K

A. OK

B. 2K

C. 5K

D. 8K

## Overcoming internal fragmentation

- Allocate exactly what is needed
- Variable size partitions

## Variable size partitions

#### Memory manager allocation table

| Start address | Size | Process |
|---------------|------|---------|
| 0             | 13K  | FREE    |

```
Struct AT_entry {
    int start;
    int size;
    int pid;
}:
```

#### memory

13K

## Partition table a little while later



## PI exits

#### Allocation table

| Start address | Size | Process   |
|---------------|------|-----------|
| 0             | 2K   | P1 → FREE |
| 2K            | 6K   | P2        |
| 8K            | 3K   | Р3        |
| 11K           | 2K   | FREE      |

#### **Memory**



New request: P4 needs 4K Possible?

External fragmentation

## P2 exits

## Allocation table

| Start address | Size | Process   |
|---------------|------|-----------|
| 0             | 2K   | FREE      |
| 2K            | 6K   | P2 → FREE |
| 8K            | 3K   | P3        |
| 11K           | 2K   | FREE      |

#### Memory



## Coalescing two free areas



## Reducing external fragmentation

- Best fit algorithm
  - A little better memory utilization
- First fit algorithm
  - A little quicker but less space efficient in the average case

#### **Allocation table**

| Start address | Size | Process |
|---------------|------|---------|
| 0             | 8K   | FREE    |
| 8K            | 3K   | P3      |
| 11K           | 2K   | FREE    |

Memory

2K 6K 3K 2K

## Compaction

#### Request for 9K

#### **Memory Allocation table** 2K **Start address** Size **Process** 6K 0 8K **FREE** 3K 8K **3K P3 2K** 11K 2K **FREE**

## Compaction

- Relocate P3
- Create contiguous space
- Note this is a rather expensive action

# Allocation table Start address Size Process 0 3K P3 10K 3K FREE

**Memory** 



# With variable size partition memory management there is ...

- A. No external fragmentation
- B. No internal fragmentation
- C. No fragmentation
- D. Both internal and external fragmentation

## External fragmentation with variable size partitions

- Can limit full usage of memory resources
- Compaction is too expensive

### How might we solve the external fragmentation problem?

Our memory footprint looks like this



- What's the main limiting assumption?
- That the process address space is contiguous!

## How might we solve the external fragmentation problem?

What if we could store our memory footprint in discontinuous memory locations?



# Use more sophisticated broker between CPU and memory



#### Broker

- This broker maps
  - Virtual address (VA) from the CPU to
  - Physical address (PA) in memory



#### Broker

- How does Broker map VA to PA?
- Perhaps like a phone directory?
  - Who sets it up? → The OS
  - Who looks it up? → The hardware, on every access



## How big is this table?

- At the lower limit, we could map the whole program
  - There would be only one entry in the page table
  - Isn't that the same as Base + Limit?
- At the upper limit, we could map every word
  - The table would be the size of the address space divided by the word size
  - Not practical at all
- So to strike a balance, we choose a page size to map
  - Bigger pages get us more internal fragmentation (average is ½ of the last page)
  - Smaller pages get us a bigger page table and take more CPU time to manage it

## Choosing a page size

- When memory was expensive (and small)
  - Page sizes were 512 to 2048 bytes
- These days
  - 4 KB up to I GB
  - Often it's configurable per process
- Page size is always a power of 2
  - The power of two allows us to split the VA into virtual page number (VPN) and offset within the page at a bit boundary
  - If the page size is 2<sup>n</sup>, the lower n bits are the offset within the page and bits n and up are the virtual page number

## Splitting up a virtual address

- Say we have a 4KB page size and a 32 bit virtual address space
  - 4KB is 2<sup>12</sup>, so the bottom 12 bits are offset and the top 20 bits are VPN
- For example, for virtual address 0x00004FFF:



# Page Table in Use

#### **Physical Memory**





## Address translation



## Examples

13 bits

- Consider a memory system with a 32-bit virtual address. Let us assume the pagesize is 8K Bytes.
- How big is the page table?



19 bits

■ VPN is 19 bits, so page table is 2<sup>19</sup> or 524,288 entries

## Examples

Consider a memory system with 32-bit virtual addresses and 24-bit physical memory addresses. Assume that the pagesize is 4K Bytes.

- How many page frames in memory?
- How big is the page table?
- How many page frames are there in this memory system?

## Example



## Important facts about paging



## So exactly where is the page table?



## How many page tables are there?



processes!

#### **Physical Memory**



#### What hardware assist does LC-2200 need?

#### **Physical Memory**

Low

High

| OS/Memory                           |            |  |
|-------------------------------------|------------|--|
| manager                             |            |  |
| PT <sub>Pn</sub>                    | Kernel     |  |
|                                     | Space      |  |
| PT <sub>P2</sub>                    |            |  |
| PT <sub>P1</sub>                    |            |  |
| Frame Table                         |            |  |
| Page frames<br>for user<br>programs | User Pages |  |

Just one new register: PTBR

 This holds the base physical address of the page table for the running process

 And of course hardware to look up the PFN from the page table for each memory reference

#### PCB

```
enum state type {new, ready, running,
                  waiting, halted);
typedef struct control block type {
 enum state type state;
 address PC;
  int reg file[NUMREGS];
 struct control block *next pcb;
  int priority;
  address PTBR;
} control block;
```

## Paged memory allocation

- Allocate all at once at load time?
- Allocate on demand?

- → Not good: slow
- → Better utilization

## Demand paging



When VPN's corresponding entry not valid: Page Fault!

## Ramification of demand paging

Where can a page fault hit us?

Let I<sub>1</sub> complete Squash I<sub>2</sub>-I<sub>5</sub> Trap to page fault handler, saving PC of I<sub>2</sub> for restart after page fault is serviced



As you may have guessed, we'll need to make the original PC value part of the pipeline buffers

## Page fault handler

- I. Find a free page frame
- 2. Load the faulting virtual page from disk into the page frame
- 3. Give up the CPU while waiting for the paging I/O to complete
- 4. Update the page table entry for the faulting page
- 5. Place the PCB of the process back in the ready\_q of the scheduler
- 6. Call the scheduler

## Data structures for page fault handler



## Frame Table



Reverse mapping compared to PT

We need this for evicting pages

# Disk Map



# Virtual memory manager data structures

| Per process | PCB         | Holds saved PTBR register                                                                         |
|-------------|-------------|---------------------------------------------------------------------------------------------------|
|             | Page table  | VPN → PFN mapping Dual role: Memory manager uses it for setup Hardware uses on each memory access |
|             | Disk map    | VPN to disk block mapping needed for bringing missing pages from disk to physical memory          |
| Per system  | Free list   | Free page frames in physical memory                                                               |
|             | Frame table | PFN to <pid, vpn=""> mapping needed for evicting pages from physical memory</pid,>                |

#### PCB

```
enum state type {new, ready, running,
                  waiting, halted);
typedef struct control block type {
 enum state type state;
 address PC;
 int reg file[NUMREGS];
 struct control block *next pcb;
 int priority;
 address PTBR;
 disk address *disk map;
} control block;
```

## Example

- process PI page fault at VPN = 20.
- free-list is empty.
- selects page frame PFN = 52 as the victim.
- frame currently houses VPN = 33 of process P4

### Before



## After





### With paged memory management there can be...

- A. External fragmentation
- B. Internal fragmentation
- C. No fragmentation
- D. Both internal and external fragmentation

